# Investigation of Programmed Charge Lateral Spread in a Two-bit Storage Nitride Flash Memory Cell by Using a Charge Pumping Technique

S.H. Gu, M.T. Wang, C.T. Chan, N.K. Zous, C.C. Yeh, W.J. Tsai, T.C. Lu, Tahui Wang, Joseph Ku, and Chih-Yuan Lu

<sup>†</sup>Macronix International Co., Ltd, No. 16, Li-Hsin Road, Science-Based Industrial Park, Hsin-Chu, Taiwan Dept. of Electronics Engineering, National Chiao-Tung University, Hsin-Chu, Taiwan email:twang@cc.nctu.edu.tw

#### Abstract

The lateral distribution of programmed charge in a hot electron program/hot hole erase nitride storage flash cell is investigated by using a charge pumping technique. Our study shows that the secondly programmed bit has a wider trapped charge distribution than the first programmed bit. In addition, we find programmed charge spreads further into the channel with program/erase cycle number.

#### Introduction

Nitride storage flash cells have received much interest recently due to their smaller bit size, simpler fabrication process and absence of drain induced turn-on. By taking advantage of localized charge trapping in nitride above the source and the drain junctions (Fig. 1), two-bit storage of a nitride cell can be realized by hot electron program and band-to-band hot hole erase with a reverse read scheme [1]. In two-bit storage, the control of programmed charge lateral distribution is particularly important since stored electrons at the first bit will affect the threshold voltage of the second bit in reverse read and vice versa. This phenomenon is referred to as the second bit effect. Furthermore, the lateral spread of programmed charge will cause a mismatch between trapped electron distribution and injected hole distribution in erase, thus resulting in degradation of erase capability or erase speed. In this work, we will use a charge pumping technique to explore the programmed charge profile of each bit. The P/E cycling stress effect on the distribution of programmed charge is also investigated.

## **Charge Pumping Measurement**

The samples have a gate length of 0.5µm and a gate width of 1.0µm. The voltage waveforms in charge pumping (CP) measurement are illustrated in Fig. 1. The gate pulse has a fixed high level (Vgh=6V) and a variable low level (Vgl). To profile the lateral extent of programmed charge in the drain side (or the source side), Vd (or Vs) is adjusted to modulate the drain (or source) depletion width while Vs (or Vd) is floating and the charge pumping current (Icp) is measured at the substrate. The drain pulse is 180° phase-shifted with respect to Vg that the drain bias is applied only during the trapped electron emission cycle. The frequency in CP measurement is 2.5MHz.

### **Results and Discussion**

(a) first bit Icp

Fig. 2 shows Icp versus  $V_{gl}$  in a virgin cell, after programming only and after one P/E cycle. Only the first bit (drain side) is P/E cycled. The threshold voltage window ( $\Delta V_{t}$ ) is 2V. Here, Vt is defined as the gate voltage when the drain current is  $1\mu A$  at a reverse read voltage of 1.6V. The observed Icp bump in program state is caused by negative nitride charge trapping. Fig. 3 shows that the Icp bump increases with a Vt window due to more trapped electrons. In Fig. 4, the dependence of the program-state

 $I_{\rm CP}$  bump on Vd in CP measurement is shown. At a sufficiently large Vd, interface traps underneath programmed charge are "masked" by the drain depletion region. Thus, the program-state  $I_{\rm CP}$  bump is completely suppressed. In contrast, when Vs is applied in CP measurement, the  $I_{\rm CP}$  bump is not affected at all (Fig. 5). This indicates that programmed charge is highly localized near the drain edge.

(b) two-bit storage Icp

The Icp of four two-bit storage states, "11", "10", "01" and "00", is shown in Fig. 6. "00" denotes both bits in program state. Fig. 7 compares the Icp of the first programmed bit and the secondly programmed bit. The 2nd programmed bit Icp is measured with the first bit erased. Notably, a cross-over in Fig. 7 is observed. This cross-over suggests that the secondly programmed bit exhibits a wider charge distribution but a smaller peak density. By using a charge spatial profiling technique similar to [2], the nitride charge spatial distribution can be obtained as follows;

$$Q_{_{N}}(x) = \frac{C_{_{ONO}}}{q}(V_{gl} - V_{ti}), \quad x = \frac{I_{cp}(V_{gl})}{I_{cp,max}}L_{ch}$$
 where  $Q_{_{N}}(x)$  is the nitride charge density, Lch is the

where  $Q_N(x)$  is the nitride charge density, Lch is the channel length and Vti is the threshold voltage of a fresh device. x=0 is at the source or the drain edge. The extracted charge profile of the first programmed bit and the secondly programmed bit is shown in Fig. 8. The distribution of the secondly programmed bit (source side) is broader because a large channel field exists in the drain side during 2nd bit programming (Fig. 9). Such a large drain field results from stored electrons of the first programmed bit and will cause channel electrons to inject into the nitride earlier. It should be remarked that the above equation is derived from a 1D Vt model. For a narrow charge distribution by hot electron programming, it only serves as a first-order approximation. Accurate profiling of programmed charge distribution requires a 2D device simulation.

The programmed charge lateral extent can be also probed by varying Vd (or Vs) in CP measurement. The decrease of the program-state Icp bump with Vd (or Vs) is shown in Fig. 10. The 2nd programmed bit needs a larger junction bias to "mask" the programmed charge. The same conclusion that the second bit has a broader charge distribution is reached.

(c) P/E cycling stress

The P/E cycling stress effect on programmed charge distribution is examined in Fig. 11. The Vt window keeps the same during cycling. In order to eliminate interface trap creation effect in cycling, the Lop bump is normalized to its value at Vd=0V. As cycle number increases, the bottom oxide damaged region becomes broader and so does the hot electron injection region. Thus, a larger Vd in CP measurement is necessary to screen the programmed charge. In other words, the second bit effect is worsened after P/E cycling.



into account interface trap creation in cycling.