- H. Peng, X. Zhang, X. Guo, L. Mu, B. Wei, B. Gao, and B. Cao, Mechanism study of mechanical tuning in HTS filter application, Microwave Opt Technol Lett 49 (2007), 1565–1568. - I. Vendik, O. Vendik, A. Deleniv, M. Gashinova, A. Lapshin, and D. Kholodniak, Design of trimmingless narrowband planar HTS filters, J Supercond 14 (2001), 21–27. - G. Zhang, M.J. Lancaster, F. Huang, M. Zhu, and B. Cao, Accurate design of high Tc superconducting microstrip filter at UHF band for radio astronomy front end, IEEE MTT-S Int Microwave Symp Dig 2 (2004), 1117–1120. - C.K. Ong, L. Chen, J. Lu, C.Y. Tan, and B.T.G. Tan, High-temperature superconducting bandpass spiral filter, IEEE Microwave Wireless Compon Lett 9 (1999), 407–409. - F. Huang, Ultra-compact superconducting narrow-band filters using single- and twin-spiral resonators, IEEE Trans Microwave Theory Tech 51 (2003), 487–491. - C.Y. Tan, L. Chen, J. Lu, X.S. Rao, and C.K. Ong, Cross-coupled dual-spiral high-temperature superconducting filter, IEEE Microwave Wireless Compon Lett 13 (2003), 247–249. - F. Huang, M. Zhou, and L. Yue, A narrowband superconducting filter using spirals with a reversal in winding direction, IEEE Trans Microwave Theory Tech 54 (2006), 3954–3959. - Z.M. Hejazi and P.S. Excell, Compact superconducting dual-log spiral resonator with high Q-factor and low power dependence, IEEE Trans Appl Supercond 12 (2002), 1813–1817. - J.S. Hong and M.J. Lancaster, Microstrip filters for RF/microwave application, Wiley, New York, 2001. - EM User's Manual, Version 8.52, Sonnet software Inc., North Syracuse, NY, 2002. © 2008 Wiley Periodicals, Inc. # INTERCONNECTION LOSS FROM SUBSTRATE EFFECTS ON LNA PERFORMANCE AND DESIGN ACCURACY S.-C. Tseng, C. C. Meng, H.-Y. Liao, Y.-C. Lin, and Y.-H. Teng Department of Communications Engineering, National Chiao Tung University, Hsinchu, Taiwan, Republic of China; Corresponding author: ccmeng@mail.nctu.edu.tw Received 28 April 2008 ABSTRACT: A 5.2 GHz 0.18-µm SiGe BiCMOS low noise amplifier is implemented with guided-wave interconnections in this letter. These interconnections reduce the substrate skin and proximity effects and hence are suitable for high frequency circuits. The guided interconnections bring 1.7-dB gain and 0.55-dB noise figure enhancement for the low noise amplifier. In addition, accurate and simple design methodology relies on the complete models of components and interconnections when the postsimulation from the rc extraction is not enough for the high frequency circuit design. The measurement results give excellent agreements with the schematic simulation. © 2008 Wiley Periodicals, Inc. Microwave Opt Technol Lett 51: 144–146, 2009; Published online in Wiley InterScience (www.interscience.wiley.com). DOI 10.1002/mop. 23968 **Key words:** CPWG, interconnection, low noise amplifier, SiGe BiC-MOS. ## 1. INTRODUCTION System-on-chip is a dream. All system blocks including baseband circuitry, analog circuitry, and radio frequency circuitry are implemented together on the same wafer. There are many challenges to design radio frequency circuits quickly and accurately. Device modeling is also much tough at higher frequencies and layout parasitics influence circuit performance seriously [1]. Especially, the substrate effect is uncertain and annoying. It results in loss, noise, and coupling [2]. Most dedicated device models are characterized in device level. This is not enough for accurate circuit simulation because of the neglect of the interconnection and substrate effects [3–5]. In the conventional design procedure, it takes much time for iterations between schematic and postlayout simulations. In the postlayout re extractions, only the metal resistance is involved and, however, the ac resistance from the substrate proximity effect becomes more and more vital at high frequencies. The metal inductance can not be ignorable as well. Therefore, the cell-based modeling and design are proposed in order to reduce design iterations [6]. However, there are many efforts to implement subcircuit cells and to characterize their models. Coplanar waveguide grounded (CPWG) transmission lines are utilized as guided interconnections to avoid cross coupling between adjacent signal paths and to weaken the substrate effect. Electromagnetic (EM) simulations of the CPWG interconnections are included instead of the rc extraction but the EM simulations demand much computing power as well as consuming much time, especially for more complicated circuits. In fact, the CPWG transmission line model is well established in simulators. The schematic-level circuit can be codesigned with the CPWG library in order to increase simulation accuracy and to speed up the entire design process. In this letter, a 5.2-GHz low noise amplifier is designed with guided interconnections and fabricated using the 0.18- $\mu$ m SiGe BiCMOS technology. Compared with the unguided low noise amplifier, there are 1.7-dB and 0.55-dB enhancements in gain and noise figure for the guided amplifier, respectively. ### 2. CIRCUIT DESIGN For conventional low noise amplifiers displayed in Figure 1, inductors are so large that long interconnections are needed to surround them [7]. However, the conventional layout parasitic extraction only focuses on parasitic capacitance (metal-to-substrate and metal-to-metal capacitance) and resistance (interconnection resistance). The lossy substrate effect like the proximity effect is not included and the metal inductance is not extracted as well, which causes inaccuracy in the postlayout simulation. Namely, $L_{\rm S}$ , Figure 1 Schematic of a 5.2 GHz low noise amplifier $R_{\rm sub}$ , and $C_{\rm sub}$ are not taken into considerations, as shown in Figure 2(a). Therefore, the LNA postsimulation is overoptimistic. Here, the grounded shielding shown in Figure 2(b) is added in the design to eliminate the substrate effect. The interconnections are formed (a) no shielding (b) sinclume Figure 2 Parasitics of an interconnection (a) shielding (b) no shielding Figure 3 Die photos of the 5.2 GHz low noise amplifiers by upper metals as the ground planes embrace them as if interconnections form a CPWG transmission line. In the grounded metal layer 1, metal slots are used to avoid metal migration and metal splints are perpendicular to the signal paths for reducing eddy currents. The metal inductance is usually calculated by the EM simulation. Nevertheless, the iterations between schematic and postlayout/EM simulations are a time-consuming job. On the other hand, the schematic simulation is performed with a CPWG interconnection model to design the low noise amplifier. The database of the CPWG had been well established in the simulator so that the presimulation based on the device and interconnection models can foresee the circuit performance accurately. Consequently, the design procedure will speed up without much iteration between layout and postsimulations. Figure 4 Measured S parameters of the 5.2 GHz low noise amplifiers #### 3. MEASUREMENT RESULTS Two low noise amplifiers are fabricated using the 0.18-\mu SiGe BiCMOS technology. One has the guided interconnections and the other does not. As shown in Figure 3, the chip size of the guided amplifier is $0.9 \times 0.82 \text{ mm}^2$ and the other has the estate of $0.82 \times$ 0.71 mm<sup>2</sup>. All components (transistors, inductors, resistors, and capacitors) used in both amplifiers are identical. All npn transistors have the emitter width of 0.2 $\mu$ m and the emitter length of 10.16 $\mu$ m. The maximum cut-off frequency of those high voltage transistors is about 45 GHz. At 1.8 supply voltage, total current consumption is 4.6 mA. As shown in Figure 4, the gain of the amplifiers with and without shielding is about 13.2 and 11.6 dB, respectively. Figure 5 displays that the guided low noise amplifier has 3.2-dB noise figure and this performance is 0.55 dB better than that of the unguided amplifier. Because the signal is deteriorated by the lossy substrate, the gain and noise figure of the unguided amplifier are downgraded. The schematic simulation is executed with foundry-provided device models and well-established interconnection libraries, whereas the postlayout simulation is performed from the layout rc extractions. As shown in Figure 5, the deviation between the **Figure 5** Measured noise figure of the 5.2 GHz low noise amplifiers with and without guided interconnections measured and simulated data due to the skip of the substrate effects in the simulation. For the guided amplifier, the schematic simulation is very accurate thanks due to the substrate shielding even if the substrate effect is not calculated. In this letter, only using device and CPWG interconnection models can simulate the circuit performance accurately. The circuit performance is optimized according to the schematic simulation and this reduces the iterations between layout and postlayout simulations. ### 4. CONCLUSIONS This letter designs a 5.2 GHz 0.18-\$\mu\$m SiGe BiCMOS low noise amplifier with guided-wave interconnections according to the schematic-level simulation. Generally, the parasitics are not negligible at high frequencies and the schematic-level simulation hence does not forecast the circuit performances well. However, the interconnections with shielding not only eliminate the substrate skin and proximity effects but also can be easily modeled as a CPWG transmission line. They hence are suitable for high frequency circuit design. In addition, the simple schematic simulation can give excellent agreements with the measurement results accurately, which speed up the design flow. The guided interconnections bring 1.7-dB gain and 0.55-dB noise figure enhancement to the low noise amplifier. ### **ACKNOWLEDGMENTS** This work is supported by National Science Council of Taiwan, Republic of China under contract numbers NSC 96-2752-E-009-001-PAE, NSC 95-2221-E-009-043-MY3, by the Ministry of Economic Affairs of Taiwan under contract number 96-EC-17-A-05-S1-020, MoE ATU Program under contract number 95W803, and by the Taiwan Semiconductor Manufacturing Company Ltd. (TSMC). The authors also thank Dr. Sally Liu at TSMC for her sponsoring. ## REFERENCES - U. Basaran, N. Wieser, G. Feiler, and M. Berroth, Small-signal and high-frequency noise modeling of SiGe HBTs, IEEE Trans Microwave Theory Tech 53 (2005), 919–928. - W. Jin, Y. Eo, J.I. Shim, W.R. Eisenstadt, M.Y. Park, and H.K. Yu, Silicon substrate coupling noise modeling, analysis, and experimental verification for mixed signal integrated circuit design, IEEE MTT-S Int Microwave Symp Dig, Phoenix, AZ (2001) 1727–1730. - J. Zheng, V.K. Tripathi, and A. Weisshaar, Characterization and modeling of multiple coupled on-chip interconnects on silicon substrate, IEEE Trans Microwave Theory Tech 49 (2001), 1733–1739. - T. Kanamoto, T. Ikeda, A. Tsuchiya, H. Onodera, and M. Hashimoto, Si-substrate modeling toward substrate-aware interconnect resistance and inductance extraction in SoC design, IEEE Workshop Signal Propag Interconnects (2006), 227–230. - M.F. Ktata, H. Grabinski, G. Gaus, and H. Fischer, When are substrate effects important for on-chip interconnects? Electr Perform Electron Packag (2003), 265–268. - D.H. Shin and C.P. Yue, A unified modeling and design methodology for RFICs using parameterized sub-circuit cells, IEEE Radio Frequency Integrated Circuit Symp Dig, San Francisco, CA (2006). - T.-K. Nguyen, C.-H. Kim, G.-J. Ihm, M.-S. Yang, and S.-G. Lee, CMOS low-noise amplifier design optimization techniques, IEEE Trans Microwave Theory Tech, 52 (2004), 1433–1442. - © 2008 Wiley Periodicals, Inc.