#### 低電壓製程之電荷幫浦電路設計

學生: 沈宛儀 指導教授: 柯明道 教授

國立交通大學電子工程學系 電子研究所碩士班

#### 摘要

USB-OTG (On-The-Go)使得 USB 廣泛應用於現在的產業中,而 USB-OTG 電路需要高電壓與高電流驅動能力,在 USB 兩用 OTG 設備收發器(USB On-The-Go dual-role transceiver)中,電荷幫浦電路(charge pump circuit)將被用來提供 USB 兩用 OTG 設備收發器作為 A 設備(A-Device)時,VBUS 所需之功率以及 VBUS 訊號。在本篇論文中,提出了兩種低電壓製程之電荷幫浦電路設計,除了提供高電壓與高電流驅動力,亦可解決閘極氧化層可靠度的問題。

藉由使用新的時序方波以及電荷傳遞開關(charge transfer switches)來實現論文中所提出的兩種新電路,除了能加強電荷幫浦電路每級的幫浦增益,解決閘極氧化層可靠度的問題,亦可解決舊有電路中,在方波上升或下降時間的回漏現象。

此外,當 VBUS 的輸出負載電流變動時,其輸出電壓值亦受影響而隨之改變,而在電荷幫浦電路中,時序方波頻率的快慢,將影響輸出電壓的高低。於是我們藉由回授電路來控制電壓控制震盪器(voltage-controlled oscillator)的頻率,進而控制電荷幫浦電路的輸出電壓維持在我們想要的準位。

i

#### **Design of Charge Pump Circuit in**

### **Low-Voltage CMOS Process With**

#### **Consideration on Gate-Oxide Reliability**

Student: Wan-Yi Shen Advisor: Prof. Ming-Dou Ker

Department of Electronics Engineering & Institute of Electronics

National Chiao-Tung University

Abstract

Recent applications like USB OTG (On-The-Go) require not only the high voltage level but also high current drivability. The internal charge pump circuit of the USB On-The-Go dual-role transceiver supplies VBUS power and signaling that is required by the transceiver. In this thesis, two kinds of design of charge pump circuit in low-voltage CMOS process with consideration on gate-oxide reliability are presented. The two designs of charge pump circuit can also provide high voltage level and high current drivability.

In order to enhance the pumping gain of each stage, it is necessary that charge transfer switches must be used in the two proposed charge pump circuits. We use new clock control signals to implement the two kinds of charge pump circuits in thesis. This method may not only dealing the gate-oxide reliability but also solving the back leakage effect in the rise or fall time of the clock signals in the old charge pump

design.

In order to deal the variation of the output voltage value causing by the change of the output current loading, we will add the feedback loop to the charge pump circuit. By controlling the frequency of the voltage-controlled oscillator (VCO) in the feedback loop, we will tune the output voltage of the charge pump circuit to the voltage level we want.

During the initial pumping state, the voltage value of output is very small, so we let the frequency of the voltage-controlled oscillator circuit to be fast. This method can speed up the pumping progress and let the output voltage achieve the level we want quickly. After the pumping progress, the voltage value of output might be higher than we want, so we let the frequency of the voltage-controlled oscillator circuit to be slow. This method can lower the pumping efficiency let the output voltage maintain the level we want. If the voltage value of output is lower than what we want, we will let the frequency of the voltage-controlled oscillator circuit to be fast. And we can know that this circulation will last constantly when there exist the variation of the output voltage.

### 誌謝

首先我要對我的指導教授 柯明道教授獻上最誠摯的謝意,感謝 老師在電路上的許多建議與指導,並教導我許多報告與書寫論文的技 巧。 柯明道教授也為我們爭取到許多下晶片的機會,使我們能將設 計的電路做實際上的驗證。感謝陳世倫學長、陳榮昇學長、鄧志剛學 長、張偉仁學長、周儒明學長、王仲益學長、鍾勇輝學長、黃冠勝學 長、甘瑞銘學長、陳建文學長、盧台祐學長和吳書豪學長,在我遭遇 到問題的時候,耐心的幫我找出問題的所在。我也要感謝、許勝福學 長和顏承正學長,在工作站出問題時,能及時幫我解決問題,讓我來 的及下線。我也要感謝芳綾、怡凱和志賢,在我遇到瓶頸的時候,能 夠適時的給予協助,並感謝黃俊教我焊接的方法,同時我也要感謝佳 惠、立龍、國慶、允斌、資閔、汝玉、仲朋、必超、致遠、泰翔、豪 傑以及實驗室的所有人,在我們日常生活的討論中,學習到許多東 西,此外,與各位談天說地及分享美食的時光真的很開心,十分感謝 你們。

最後我也要由衷的感謝我的父親 沈成添、母親 吳美,因為你們 從小的栽培,我才能夠順順利利的達成現在的成就,謝謝你們的照顧 與關懷。

# **CONTENTS**

| ABSTRACT(CHINESE)i                       |
|------------------------------------------|
| ABSTRACT(ENGLISH)ii                      |
| ACKNOWLEDGEMENTiv                        |
| CONTENTSv                                |
| LIST OF TABLESviii                       |
| LIST OF FIGURESix                        |
| Chapter 1 Introduction                   |
| 1.1 Motivation                           |
| 1.1 Motivation                           |
| Chapter 2 Background 3                   |
| 2.1 Introduction of USB OTG              |
| 2.2 Operation of USB OTG Device          |
| 2.3 USB OTG Dual-Role Transceiver        |
| Chapter 3 Prior Art                      |
| 3.1 Dickson Charge Pump Circuit          |
| 3.2 Review of CMOS Charge Pump Circuits  |
| 3.2.1 Floating-Well Charge Pump Circuits |

|     | 3.2.2  | Source-Bulk Connected Charge Pump              | . 16 |
|-----|--------|------------------------------------------------|------|
|     | 3.2.3  | Charge Transfer Switches (CTS's) Charge Pump   | . 17 |
|     | 3.2.4  | Charge Pump for Low Supply Voltages            | . 18 |
|     | 3.2.5  | Charge Pump without Gate-Oxide Reliability Iss | ue   |
|     |        |                                                | . 20 |
| Cha | pter 4 | New Charge Pump Circuit Dealing with Gate-Ox   | ide  |
|     |        | Reliability Issue in Low Voltage Processes     | . 26 |
| 4.1 | Cons   | ideration of Charge Pump Circuit Design        | . 26 |
|     | 4.1.1  | Drawback of The Design Method (I)              | . 26 |
|     | 4.1.2  | Drawback of The Design Method (II)             | . 28 |
| 4.2 | A Pro  | posed Charge Pump Circuit (I)                  | . 29 |
|     | 4.2.1  | The Description of This Design                 | . 30 |
|     | 4.2.2  | Body Connection of Branches in This Design     | . 32 |
| 4.3 | A Pro  | posed Charge Pump Circuit (II)                 | . 34 |
|     | 4.3.1  | Drawback of The Design Method (III)            | . 35 |
|     | 4.3.2  | The Description of This Design                 | . 35 |
| Cha | pter 5 | New Charge Pump Circuit Dealing with The       |      |
|     |        | Feedback Loop                                  | . 45 |
| 5.1 | Oscil  | lators                                         | . 45 |

|     | 5.1.1                                | Voltage-Controlled Oscillator                  | 45 |
|-----|--------------------------------------|------------------------------------------------|----|
|     | 5.1.2                                | Ring Oscillator                                | 46 |
|     | 5.1.3                                | Single-Ended Coupled Ring Oscillator           | 47 |
| 5.2 | Comp                                 | parators                                       | 48 |
|     | 5.2.1                                | Differential-Input Comparator                  | 49 |
|     | 5.2.2                                | Source-Coupled Differential-Pair Comparator    | 49 |
| 5.3 | Charg                                | ge Pump Circuit with Feedback                  | 51 |
| Cha | Chapter 6 Simulation and Measurement |                                                |    |
| 6.1 | Propo                                | osed Charge Pump Circuit (I)                   | 56 |
| 6.2 | Propo                                | osed Charge Pump Circuit (II)                  | 57 |
| 6.3 | Propo                                | sed Charge Pump Circuit (II) with Feedback Loc | p  |
|     |                                      | William Co.                                    | 58 |
| Cha | pter 7                               | Conclusion and Future Work                     | 82 |
| 7.1 | Conc                                 | lusion                                         | 82 |
| 7.2 | Futur                                | e Work                                         | 83 |
| REF | FEREN                                | CES                                            | 89 |
| VIT | A                                    |                                                | 91 |

## LIST OF TABLES

- Table 2.2 The identification detection of the USB on-the-go (OTG) dual-role transceiver.
- Table 2.3 (a) The two status outputs of VBUS monitored by internal comparators. (b) The two status outputs of VBUS in shutdown mode.
- Table 2.4 The function selection of the USB on-the-go (OTG) dual-role transceiver.



#### LIST OF FIGURES

- Fig. 2.1 An USB on-the-go (OTG) dual-role transceiver.
- Fig. 3.1 The 4-stage positive Dickson charge pump circuit using the pn-junction diode as the charge transfer device.
- Fig. 3.2 The 4-stage negative Dickson charge pump circuit using the pn-junction diode as the charge transfer device.
- Fig. 3.3 The 4-stage positive Dickson charge pump circuit using the diode-connected MOSFETs as the charge transfer device.
- Fig. 3.4 The 4-stage positive Dickson charge pump circuit using the diode-connected MOSFETs as the charge transfer device.
- Fig. 3.5 The floating-well charge pump circuit using the diode-connected P-MOSFETs as the charge transfer device.
- Fig. 3.6 The charge pump circuit with the auxiliary MOSFETs.
- Fig. 3.7 At the steady state, the source, drain, and body voltage of the ith charge-transfer MOSFET according to the clock state.
- Fig. 3.8 The charge pump (NCP-2) that can assign the control inputs for the CTS's dynamically by using pass transistors MN's and MP's.
- Fig. 3.9 The four-stage positive charge pump circuit for low supply voltages.
- Fig. 3.10 (a) Scheme and (b) voltage waveforms of the 4-stages charge pump circuit without gate-oxide reliability.
- Fig.4.1 The charge pump circuit dealing with gate-oxide reliability issue with fewer pumping capacitors.
- Fig. 4.2 The expected clock waveforms of the charge pump circuit shown in Fig. 3.12.
- Fig. 4.3 The charge pump circuit dealing with gate-oxide reliability issue with different clock signal and output stage.

- Fig. 4.4 (a) The charge pump circuit (I) dealing with gate-oxide reliability issue with four different clock signals. (b) The expected waveforms at node 1-8. (c) The complete structure of branch A for example. (d) The performance of charge pump circuit (I) comparing with the prior arts in chapter 3.
- Fig. 4.5 (a) The pumping speed of branch A and B without the output current loading. (b) The pumping speed of branch A and B with the output current loading,
- Fig. 4.6 (a) The charge pump circuit (II) dealing with gate-oxide reliability issue with four different clock signals. (b) The expected waveforms at node 1-4 and node x-y.
- Fig. 5.5 Definition of a VCO.
- Fig. 5.2 (a) Ring oscillator using CMOS inverters. (b) Waveforms of ring oscillator when Vx is initialized at VDD.
- Fig. 5.3 (a) The one stage of single-ended coupled ring oscillator. (b) The three-stage of single-ended coupled ring oscillator.
- Fig. 5.4 (a) The differential-input comparator. (b) Transfer curve of ideal comparator. (c) Transfer curve of comparator with finite gain.
- Fig. 5.5 Source-coupled differential pair that uses positive feedback to provide increased gain.
- Fig. 5.6 The proposed charge pump circuit with feedback loop.
- Fig. 6.1 The output voltage of charge pump circuit (I) at (a) TT corner, (b) FF corner, (c) FS corner, (d) SF corner and (e) SS corner, without output loading current with f=833kHz (period=1200ns).
- Fig. 6.2 The output voltage of charge pump circuit (I) at (a) TT corner, (b) FF corner, (c) FS corner, (d) SF corner and (e) SS corner, with the output loading current 0.5mA.
- Fig. 6.3 The measurement setup to test the proposed charge pump circuit (I).
- Fig. 6.4 The simulated waveforms of the (a) ck1, node 1, node 6, (b) ck2, node 2, node 5 (c) ck3, node 3, node 8 and (d) ck4, node 4, node 7 with f=833kHz (period=1200ns).
- Fig. 6.5 The measurements of the (a) ck2, node 2, node 5 and (b) ck3, node 3, node 8.
- Fig. 6.6 (a) The measurement of proposed charge pump circuit (I) output voltage with Rout= $22k\Omega$  and the clock signal ck1. (b) Vout-Rout curve. (c) Vout-Iout curve.
- Fig. 6.7 The Vout-Cpump curve with period=4  $\mu$  s (f=0.25MHz).

- Fig. 6.8 The Vout-f curve with Cpump=1nF.
- Fig. 6.9 The output voltage of charge pump circuit (II) at (a) TT corner, (b) FF corner, (c) FS corner, (d) SF corner and (e) SS corner, without output loading current with f=2.5MHz (period=400ns).
- Fig. 6.10 The output voltage of charge pump circuit (II) at (a) TT corner, (b) FF corner, (c) FS corner, (d) SF corner and (e) SS corner, with the output loading current 0.8mA.
- Fig. 6.11 The measurement setup to test the proposed charge pump circuit (II).
- Fig. 6.12 The simulated waveforms of the ck, node 1 and node 2 with f=25MHz.
- Fig. 6.13 The measurement of (a) the ck, Vo, node 1, ck1 and (b) the ck, Vo, node 2, ck2 for example.
- Fig. 6.14 (a) The measurement of proposed charge pump circuit (II) output voltage with Rout= $68k\Omega$  and the clock signal ck. (b) Vout-Rout curve. (c) Vout-Iout curve.
- Fig. 6.15 The Vout-Cpump curve with f=1MHz.
- Fig. 6.16 The Vout-f curve with Cpump=680pF.
- Fig. 6.17 The Vout and Vctl curves in the five corners with Cpump=680pF and f=7 or 25MHz.
- Fig. 6.18 (a) The measurement setup to test the proposed charge pump circuit (II) with feedback loop. (b) The measurement of ck1 (Ch1) and Vout (Ch2) curves with Cpump=680pF and f=7 or 25MHz.
- Fig. 6.19 The Vout-Rout curve with Cpump=680pF and f=7 or 25MHz.
- Fig. 6.20 The Vout-Iout curve with Cpump=680pF and f=7 or 25MHz.
- Fig. 7.1 Layout of the proposed charge pump circuit (I).
- Fig. 7.2 Layout of the proposed charge pump circuit (II).
- Fig. 7.3 The simulated waveforms of the ck, node 1 and node 2 in proposed charge pump circuit (II) at the 25MHz.
- Fig. 7.4 Layout of the proposed charge pump circuit (II) with feedback loop.
- Fig. 7.5 Total layout of the proposed charge pump circuit in thesis.
- Fig. 7.6 The photograph of the measured PCB.
- Fig. 7.7 The cross coupling effect due to layout drawing.
- Fig. 7.8 The worsen ground bounce due to layout drawing.