

## Crucial integration of high work-function metal gate and high- k blocking oxide on charge-trapping type flash memory device

Ping-Hung Tsai, Kuei-Shu Chang-Liao, Dong-Wei Yang, Yuan-Bin Chung, Tien-Ko Wang, P. J. Tzeng, C. H. Lin, L. S. Lee, M. J. Tsai, and Albert Chin

Citation: Applied Physics Letters 93, 252902 (2008); doi: 10.1063/1.3043976

View online: http://dx.doi.org/10.1063/1.3043976

View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/93/25?ver=pdfcov

Published by the AIP Publishing

## Articles you may be interested in

Performance enhancement of multilevel cell nonvolatile memory by using a bandgap engineered high-trapping layer

Appl. Phys. Lett. 97, 253503 (2010); 10.1063/1.3531559

Physical and electrical properties of Ta–N, Mo–N, and W–N electrodes on Hf O 2 high- k gate dielectric J. Vac. Sci. Technol. B **24**, 349 (2006); 10.1116/1.2163883

Charge-trapping memory cell of SiO 2 SiN high k dielectric Al 2 O 3 with TaN metal gate for suppressing backward-tunneling effect

Appl. Phys. Lett. 87, 073510 (2005); 10.1063/1.2010607

Charge-trapping device structure of Si O 2 Si N high - k dielectric Al 2 O 3 for high-density flash memory Appl. Phys. Lett. **86**, 152908 (2005); 10.1063/1.1897431

Improved metal–oxide–nitride–oxide–silicon-type flash device with high- k dielectrics for blocking layer J. Appl. Phys. **94**, 5408 (2003); 10.1063/1.1609650



## Crucial integration of high work-function metal gate and high-k blocking oxide on charge-trapping type flash memory device

Ping-Hung Tsai, Kuei-Shu Chang-Liao, Dong-Wei Yang, Yuan-Bin Chung, Tien-Ko Wang, P. J. Tzeng, C. H. Lin, L. S. Lee, M. J. Tsai, and Albert Chin Department of Engineering and System Science, National Tsing Hua University, Hsinchu 300, Taiwan <sup>2</sup>Electronics and Opto-electronics Research Laboratories, Industrial Technology Research Institute, Hsinchu 300, Taiwan

<sup>3</sup>Department of Electronics Engineering, National Chiao Tung University, Hsinchu 300, Taiwan

(Received 21 October 2008; accepted 19 November 2008; published online 22 December 2008)

Charge-trapping type flash memory devices with various integrations of metal gates having different work functions and blocking oxides were investigated in this work. Improved erasing speed together with acceptable reliability characteristics can be achieved by the integration of high work-function metal gate and high-k blocking oxide due to an efficient suppression of electron back tunneling through the blocking oxide during erasing operation for the MoN sample. Specifically, the high work-function value of MoN metal gate can be kept only by integrating with the Al<sub>2</sub>O<sub>3</sub> blocking oxide because it can suppress the formation of molybdenum-silicide. Moreover, high-speed erasing can also be demonstrated by combining the MoN metal gate with an HfAlO charge trapping layer when band-to-band hot hole erasing method is adopted. © 2008 American Institute of Physics. [DOI: 10.1063/1.3043976]

Polysilicon-oxide-nitride-oxide-silicon (SONOS) nonvolatile memory (NVM) device is one of the most attractive candidates in realizing the continuity of vertical scaling on flash memory. 1-3 However, the phenomenon of electron back tunneling (EBT) is known as a serious concern due to the limitation caused by the low erase states threshold voltage  $V_{\rm th}$  during higher erasing voltage. 4,5 Besides, characteristics such as erasing speed and the phenomenon of overerase are still main bottlenecks for SONOS devices to replace the floating-gate ones. In order to overcome these limitations, some approaches about adopting high work-function (WF) metal gate and high-k charge trapping layer for the NVM device have been proposed.<sup>6,7</sup> However, the integration of high-WF metal gate, high-k blocking oxide, and high-k trapping layer has rarely been reported. In this work, effects of various metal gates and different blocking oxides on the erasing characteristics for traditional SONOS devices are investigated first. Afterward, the integration of MoN metal gate, HfAlO charge trapping layer, and Al<sub>2</sub>O<sub>3</sub> blocking oxide was further studied in detail based on the above result.8

Metal-oxide-semiconductor (MOS) capacitors with MONOS [the flash device with metal/SiO<sub>2</sub>/Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/SI (MONOS) structure] (ONO, the flash device with gate/ SiO<sub>2</sub>/Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/SI structure) and MANOS [the flash device with metal/Al<sub>2</sub>O<sub>3</sub>/Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/SI (MANOS) structure] (ANO, the flash device with gate/Al<sub>2</sub>O<sub>3</sub>/Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub>/SI structure) and flash cells with MAHOS [the flash device with metal/Al<sub>2</sub>O<sub>3</sub>/high-k/SiO<sub>2</sub>/SI (MONOS) structure] (AHO) structures were respectively fabricated. A tunneling SiO<sub>2</sub> was formed by an advanced clustered vertical furnace on the cleaned p-type wafers; its thickness is  $\sim 4.0-5.0$  nm for capacitor devices and  $\sim 3.0$  nm for flash cell devices.

For capacitor devices, the ~6 nm Si<sub>3</sub>N<sub>4</sub> trapping layer was deposited after the formation of tunneling oxide. Next, a blocking oxide with 7.5-8 nm SiO<sub>2</sub> (samples S1 and S2)<sup>9</sup> and with 15 nm Al<sub>2</sub>O<sub>3</sub> (S3)<sup>9</sup> was formed by low-pressure chemical vapor deposition (CVD) and metal-organic CVD systems, individually. Afterward, TaN (S1)<sup>9</sup> and MoN (S2 and S3) metal gates on ONO stack were deposited by a sputter system. Finally, high temperature annealing was performed to all samples, which were intended to simulate the influences of source/drain activation in general NVM cell processes.

For AHO flash cell devices, ~6 nm HfAlO films as charge-trapping layer and ~15 nm Al<sub>2</sub>O<sub>3</sub> films as blocking oxide were subsequently deposited by atomic layer deposition system after the formation of tunneling oxide, followed by a deposition of TaN (S4)<sup>9</sup> or MoN (S5)<sup>9</sup> metal gate using a sputter system. After gate patterning, source/drain regions were formed by implantation with arsenic, activated at 900 °C for 30 s. Finally, sintering was conducted in a N<sub>2</sub>/H<sub>2</sub> ambient at 420 °C for 30 min.

The erasing characteristics for SONOS devices with various blocking oxides and metal gates are illustrated in Fig. 1(a). The erasing speed of S2 (MoN) sample is obviously enhanced as compared with that of S1 (TaN) one. This illustrates that the erasing properties can be improved by adopting high-WF metal gate. Figure 1(b) shows a schematic energy band diagram of SONOS devices with the two different metal gates during erasing operations. For a TaN gate with WF value of  $\sim$ 4.5 eV, a relatively low electron barrier height is observed; it results in an additional electron current  $(J_{e,\text{TaN}})$  injecting from the metal gate. Therefore, the sum of  $J_e$  and hole current  $J_h$  causes a small erasing window and a low erasing speed. However, with an increased WF value (~5.15 eV) by adopting MoN gate, erasing characteristics are obviously improved due to the rise in electron barrier height and the suppression of the additional electron current  $(J_{e,MoN})$  injecting under erasing mode.

Next, the erasing performances of devices with MoN gate combined with different blocking oxides were investigated. The erasing speed for a device with Al<sub>2</sub>O<sub>3</sub> blocking

a) Electronic mail: lkschang@ess.nthu.edu.tw.





FIG. 1. (a) The erasing characteristics with erasing voltage  $[V_{\rm Erase}(V_{\rm E}) = (V_{\rm Gate}(V_{\rm G}) - V_{\rm Flatband}(V_{\rm FB})]$  = -10 V for charge-trapping type capacitors with various blocking oxides and metal gates. (b) Energy band diagram of charge-trapping type devices with various metal gates during erasing operations.





FIG. 2. (Color online) (a) Energy band diagram of charge-trapping type devices with MoN gate and various blocking oxides during erasing operations. (b) XRD spectra of MoN metal gate deposited on SiO<sub>2</sub> blocking oxide with different temperature annealings.





FIG. 3. (Color online) (a) Erasing characteristics for S4 and S5 (Ref. 9) samples with  $[V_{\rm Erase}(V_{\rm E})=V_{\rm Gate}(V_{\rm G})-V_{\rm Threshold}(V_{\rm Th})]=-12$  V (channel FN) and  $V_g/V_d=-12/6$  V (BTB hot hole), respectively. (b) Energy band diagram of the MAHOS NVM device with TaN and MoN gates during BTB hot hole erasing operations.





FIG. 4. (Color online) (a) P/E endurance characteristics of MAHOS NVM device with TaN (S4) and MoN (S5) (Ref. 9) metal gates. (b) Data retention of the normalized  $V_t$  window for MAHOS devices with TaN (S4) and MoN (S5) (Ref. 9) metal gates after the data retention test.

oxide (S3)<sup>9</sup> is clearly higher than that with the traditional  $SiO_2$  (S2).<sup>9</sup> The enhancement in erasing properties can be explained by examining the band diagram illustrated in Fig. 2(a). The additional electron current ( $J_{e,Al2O3}$ ) during operation is suppressed by the  $Al_2O_3$  blocking oxide, which possesses larger physical thickness as compared with the  $SiO_2$  one having identical effective thickness.<sup>8</sup>

The influence caused by the formation of molybdenum-silicide is another issue that needs to be studied. Figure 2(b) displays the x-ray diffraction (XRD) spectra for samples with MoN deposited on  ${\rm SiO}_2$  oxide under different annealing temperatures. The crystalline peak of  ${\rm Mo}_5{\rm Si}_3$  is clearly observed after high temperature annealing, which indicates the formation of molybdenum silicide. The presence of molybdenum silicide in MoN film may lower down the WF value.  $^{10}$  Therefore, the integration of MoN gate with  ${\rm Al}_2{\rm O}_3$  blocking oxide can suppress the formation of metal silicide, thus enhance the erasing characteristics of the flash device.

To further improve the operating speed, the metal gates of TaN (S4)<sup>9</sup> and MoN (S5)<sup>9</sup> were adopted for NVM devices with MAHOS structures.<sup>7</sup> Once more, the enhancement in erasing speed by the Fowler–Nordheim (FN) operation for NVM device with MoN metal gate is achieved as shown in Fig. 3(a), which can also be attributed to the suppression of EBT through the blocking oxide during erasing operation. In addition, adopting MoN gate leads to a higher magnitude in hole current, which exceeds the electron current under erasing mode. As a result, the erasing  $V_{\rm th}$  can be lower than that of the TaN one.

Regarding NOR device applications, erasing with bandto-band (BTB) hot hole was adopted and the relative erasing characteristics are also shown in Fig. 3(a). Results indicate that the improvement in erasing speed is obvious for the MoN sample. Since adopting BTB hot hole erasing leads to a higher electric field across the gate and the drain sides, the additional electron tunneling current from metal gate can be suppressed more efficiently with the MoN gate. Besides, due to the higher WF value of MoN gate, its substrate and tunneling oxide bands bend downward much larger than those of the TaN one at thermal equilibrium. Therefore, when the fixed erasing voltage of BTB-FN operation is applied, a more band bending for the substrate of MoN device can be expected [Fig. 3(b)], which leads to more hot-hole accumulation during BTB-FN operation and then causes more hot holes to be injected into the trapping layer.

Finally, some reliability characteristics for MAHOS flash
This a devices with different metal gates were investigated. The

program/erase (P/E) endurance characteristics of the S4 and S5<sup>9</sup> samples are plotted in Fig. 4(a). The results show that both memory windows remain large enough ( $\sim$ 2.2 and 2.5 V) and only a negligible  $V_t$ -shift is seen. The remained threshold voltage ( $V_{th}$ ) windows after data retention test for MAHOS flash devices with different metal gates are illustrated in Fig. 4(b). Anticipated memory window loss after 10 years is about  $\sim$ 17.3% for the S4<sup>9</sup> sample and  $\sim$ 23.5% for the S5, indicating that the retention performance for all samples is acceptable.

Electrical characteristics of charge-trapping type flash memory devices with various metal gates and blocking oxides are studied in this work. Results indicate that the erasing performance of flash devices can be improved by adopting high-WF metal gate. Notably, the MoN metal gate should be integrated with high-*k* blocking oxide to keep its high work function. Besides, by integrating the MoN gate, Al<sub>2</sub>O<sub>3</sub> blocking oxide, and HfAlO charge trapping layer of MAHOS flash devices and adopting BTB hot hole erasing method, high erasing speed and satisfactory reliability characteristics are also demonstrated.

The authors would like to thank the National Science Council of the Taiwan, Republic of China (ROC) under Contract No. NSC97–2120-M-009–008 and the Electronics and Opto-electronics Research Laboratories of Industrial Technology Research Institute of the Taiwan, ROC for the financial support. The technical support from National Nano Device Laboratories (NDL) of Taiwan, ROC is also acknowledged.

<sup>&</sup>lt;sup>1</sup>J.-D. Lee, S.-H. Hur, and J.-D. Choi, IEEE Electron Device Lett. **23**, 264 (2002).

<sup>&</sup>lt;sup>2</sup>M. L. French, C. Y. Chen, H. Sathianathan, and M. H. White, IEEE Trans. Compon., Packag. Manuf. Technol., Part A 17, 390 (1994).

<sup>&</sup>lt;sup>3</sup>J. K. Bu and M. H. White, Solid-State Electron. **45**, 113 (2001).

<sup>&</sup>lt;sup>4</sup>C. H. Lee, K. I. Choi, M. K. Cho, Y. H. Song, K. C. Park, and K. Kim, Tech. Dig. - Int. Electron Devices Meet. **2003**, 613.

<sup>&</sup>lt;sup>5</sup>H. Reisinger, M. Franosch, B. Hasler, and T. Bohm, 1997 Symp. on VLSI Tech., Digest of Technical Papers 113.

<sup>&</sup>lt;sup>6</sup>S. Jeon, J. H. Han, J. H. Lee, S. Choi, H. Hwang, and C. Kim, IEEE Electron Device Lett. **27**, 486 (2006).

<sup>&</sup>lt;sup>7</sup>P. H. Tsai, K. S. Chang-Liao, C. Y. Liu, T. K. Wang, P. J. Tzeng, C. H. Lin, L. S. Lee, and M.-J. Tsai, IEEE Electron Device Lett. **29**, 265 (2008).

<sup>&</sup>lt;sup>8</sup>C. H. Lee, S. H. Hur, Y. C. Shin, J. H. Choi, D. G. Park, and K. Kim, Appl. Phys. Lett. **86**, 152908 (2005).

<sup>&</sup>lt;sup>9</sup>See EPAPS Document No. E-APPLAB-93-001850 for the detail process, recipes and the cross-section of device structures for the experiment in this work. For more information on EPAPS, see http://www.aip.org/pubservs/epaps.html.

<sup>&</sup>lt;sup>10</sup>T. L. Li, W. L. Ho, H. B. Chen, H. C.-H. Wang, C. Y. Chang, and C. M. Subjec Hu, IEEE Trans, Electron Devices 53, 1420 (2006). ditions. Downloaded to IP: