Skip navigation
Browse
Items
Issue Date
Author
Title
Subject
Researchers
English
繁體
简体
You are Here:
National Chiao Tung University Institutional Repository
Browsing by Author Chang, HH
Jump to:
0-9
A
B
C
D
E
F
G
H
I
J
K
L
M
N
O
P
Q
R
S
T
U
V
W
X
Y
Z
or enter first few letters:
Sort by:
title
issue date
submit date
In order:
Ascending
Descending
Results/Page
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Authors/Record:
All
1
5
10
15
20
25
30
35
40
45
50
Showing results 1 to 18 of 18
Issue Date
Title
Author(s)
1-May-2000
A 256 mA 0.72 V ground bounce output driver
Yu, PC
;
Chang, HH
;
Wu, JC
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Oct-1998
A 723-MHz 17.2-mW CMOS programmable counter
Chang, HH
;
Wu, JC
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Oct-1998
A 723-MHz 17.2-mW CMOS programmable counter
Chang, HH
;
Wu, JC
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Sep-1996
Capacitor-couple ESD protection circuit for deep-submicron low-voltage CMOS ASIC
Ker, MD
;
Wu, CY
;
Cheng, T
;
Chang, HH
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Sep-1996
Capacitor-couple ESD protection circuit for deep-submicron low-voltage CMOS ASIC
Ker, MD
;
Wu, CY
;
Cheng, T
;
Chang, HH
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Mar-2000
Cascoded LVTSCR with tunable holding voltage for ESD protection in bulk CMOS technology without latchup danger
Ker, MD
;
Chang, HH
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Apr-1996
Complementary-LVTSCR ESD protection circuit for submicron CMOS VLSI/ULSI
Ker, MD
;
Wu, CY
;
Chang, HH
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
2000
Design and analysis of the on-chip ESD protection circuit with a constant input capacitance for high-precision analog applications
Ker, MD
;
Chen, TY
;
Wu, CY
;
Chang, HH
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Feb-1999
Design of dynamic-floating-gate technique for output ESD protection in deep-submicron CMOS technology
Chang, HH
;
Ker, MD
;
Wu, JC
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1995
Efficient layout style of cmos output buffer to improve driving capability of low-voltage submicron cmos IC's
Ker, MD
;
Wu, CY
;
Cheng, T
;
Chang, HH
;
Wu, MJN
;
Yu, TL
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Aug-2000
ESD protection design on analog pin with very low input capacitance for high-frequency or current-mode applications
Ker, MD
;
Chen, TY
;
Wu, CY
;
Chang, HH
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Jan-1997
A gate-coupled PTLSCR/NTLSCR ESD protection circuit for deep-submicron low-voltage CMOS IC's
Ker, MD
;
Chang, HH
;
Wu, CY
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Sep-1998
Improved output ESD protection by dynamic gate floating design
Chang, HH
;
Ker, MD
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
2000
New diode string design with very low leakage current for using in power supply ESD clamp circuits
Ker, MD
;
Lo, WY
;
Chang, HH
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Mar-1999
New layout design for submicron CMOS output transistors to improve driving capability and ESD robustness
Ker, MD
;
Chen, TY
;
Chang, HH
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Dec-2000
Optimization of parameter design: an intelligent approach using neural network and simulated annealing
Su, CT
;
Chang, HH
;
工業工程與管理學系
;
Department of Industrial Engineering and Management
1-Sep-2000
Parameter design optimization via neural network and genetic algorithm
Su, CT
;
Chiu, CC
;
Chang, HH
;
工業工程與管理學系
;
Department of Industrial Engineering and Management
1-Dec-2005
Topology-aided cross-layer fast handoff designs for IEEE 802.11/Mobile IP environments
Tseng, CC
;
Yen, LH
;
Chang, HH
;
Hsu, KC
;
交大名義發表
;
National Chiao Tung University