Skip navigation
Browse
Items
Issue Date
Author
Title
Subject
Researchers
English
繁體
简体
You are Here:
National Chiao Tung University Institutional Repository
Browsing by Author Chang, YW
Jump to:
0-9
A
B
C
D
E
F
G
H
I
J
K
L
M
N
O
P
Q
R
S
T
U
V
W
X
Y
Z
or enter first few letters:
Sort by:
title
issue date
submit date
In order:
Ascending
Descending
Results/Page
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Authors/Record:
All
1
5
10
15
20
25
30
35
40
45
50
Showing results 1 to 20 of 36
next >
Issue Date
Title
Author(s)
1-Jun-2006
4.9-GHz low-phase-noise transformer-based superharmonic-coupled GaInP/GaAs HBT QVCO
Meng, CC
;
Chang, YW
;
Tseng, SC
;
資訊工程學系
;
Department of Computer Science
4-Aug-2005
5.4GHz-127 dBc/Hz at 1MHz GaInP/GaAs HBT quadrature VCO using stacked transformers
Meng, CC
;
Chen, CH
;
Chang, YW
;
Huang, GW
;
電信工程研究所
;
Institute of Communications Engineering
1-Jan-1997
Algorithms for an FPGA switch module routing problem with application to global routing
Thakur, S
;
Chang, YW
;
Wong, DF
;
Muthukrishnan, S
;
資訊工程學系
;
Department of Computer Science
2002
Arbitrary convex and concave rectilinear module packing using TCG
Lin, JM
;
Chen, HL
;
Chang, YW
;
資訊工程學系
;
Department of Computer Science
2000
An architecture-driven metric for simultaneous placement and global routing for FPGAs
Chang, YW
;
Chang, YT
;
資訊工程學系
;
Department of Computer Science
2000
B*-trees: A new representation for non-slicing floorplans
Chang, YC
;
Chang, YW
;
Wu, GM
;
Wu, SW
;
資訊工程學系
;
Department of Computer Science
1-Dec-2004
A clustering- and probability-based approach for time-multiplexed FPGA partitioning
Wu, GM
;
Chao, MCT
;
Chang, YW
;
交大名義發表
;
National Chiao Tung University
1-Jan-2002
Comment on "Generic universal switch blocks"
Fan, HB
;
Wu, YL
;
Chang, YW
;
資訊工程學系
;
Department of Computer Science
1-Aug-2003
Corner sequence - A P-admissible floorplan representation with a worst case linear-time packing scheme
Lin, JM
;
Chang, YW
;
Lin, SP
;
資訊工程學系
;
電子工程學系及電子研究所
;
Department of Computer Science
;
Department of Electronics Engineering and Institute of Electronics
2000
Crosstalk-constrained performance optimization by using wire sizing and perturbation
Pan, SR
;
Chang, YW
;
資訊工程學系
;
Department of Computer Science
1-Sep-2000
Crosstalk-driven interconnect optimization by simultaneous gate and wire sizing
Jiang, IHR
;
Chang, YW
;
Jou, JY
;
資訊工程學系
;
電子工程學系及電子研究所
;
Department of Computer Science
;
Department of Electronics Engineering and Institute of Electronics
24-Apr-2006
Effect of Al-trace dimension on Joule heating and current crowding in flip-chip solder joints under accelerated electromigration
Liang, SW
;
Chang, YW
;
Chen, C
;
材料科學與工程學系
;
Department of Materials Science and Engineering
1-Oct-2001
Generic ILP-based approaches for time-multiplexed FPGA partitioning
Wu, GM
;
Lin, JM
;
Chang, YW
;
資訊工程學系
;
Department of Computer Science
1998
Graph matching-based algorithms for FPGA segmentation design
Chang, YW
;
Lin, JM
;
Wong, DF
;
資訊工程學系
;
Department of Computer Science
1997
A graph-theoretic sufficient condition for FPGA/FPIC switch-module routability
Chang, YW
;
Wong, DF
;
Wong, CK
;
交大名義發表
;
資訊工程學系
;
National Chiao Tung University
;
Department of Computer Science
1-Apr-2003
Inductance modeling for on-chip interconnects
Tu, SW
;
Shen, WZ
;
Chang, YW
;
Chen, TC
;
Jou, JY
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
2002
Inductance modeling for on-chip interconnects
Tu, SW
;
Shen, WZ
;
Chang, YW
;
Chen, TC
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
2004
Layout techniques for on-chip interconnect inductance reduction
Tu, SW
;
Jou, JY
;
Chang, YW
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Jun-2001
Matching-based algorithm for FPGA channel segmentation design
Chang, YW
;
Lin, JM
;
Wong, MDF
;
資訊工程學系
;
Department of Computer Science
1998
Maximally routable switch matrices for FPD design
Wu, GM
;
Chang, YW
;
資訊工程學系
;
Department of Computer Science