Skip navigation
Browse
Items
Issue Date
Author
Title
Subject
Researchers
English
繁體
简体
You are Here:
National Chiao Tung University Institutional Repository
Browsing by Author Lee, JW
Jump to:
0-9
A
B
C
D
E
F
G
H
I
J
K
L
M
N
O
P
Q
R
S
T
U
V
W
X
Y
Z
or enter first few letters:
Sort by:
title
issue date
submit date
In order:
Ascending
Descending
Results/Page
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Authors/Record:
All
1
5
10
15
20
25
30
35
40
45
50
Showing results 1 to 20 of 21
next >
Issue Date
Title
Author(s)
1-May-2006
Effective electrostatic discharge protection circuit design using novel fully silicided N-MOSFETs in sub-100-nm device era.
Lee, JW
;
Li, YM
;
電信工程研究所
;
友訊交大聯合研發中心
;
Institute of Communications Engineering
;
D Link NCTU Joint Res Ctr
1-Apr-2004
Electrostatic discharge protection under pad design for copper-low-K VLSI circuits
Lee, JW
;
Li, YM
;
Chao, A
;
Tang, H
;
友訊交大聯合研發中心
;
D Link NCTU Joint Res Ctr
1-Aug-2001
The enhancement of nitrogen incorporation in RTN2O annealed TEOS oxide fabricated on disilane-based polysilicon films
Lee, JW
;
Chen, WD
;
Lei, TF
;
Lee, CL
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Jan-2003
Growing high-performance tunneling oxide by CF4 plasma pretreatment
Chang, TY
;
Lee, JW
;
Lei, TF
;
Lee, CL
;
Wen, HC
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Apr-2001
High reliability polyoxide fabricated by using TEOS oxide deposited on disilane polysilicon film
Lee, JW
;
Lee, CL
;
Lei, TF
;
Lai, CS
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Dec-2003
High reliability ultrathin interpolyoxynitride dielectrics prepared by N2O plasma annealing
Wang, JC
;
Lee, JW
;
Kuo, LT
;
Lei, TF
;
Lee, CL
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-May-2003
Highly reliable nickel silicide formation with a Zr capping layer
Lee, TL
;
Lee, JW
;
Lee, MC
;
Lei, TF
;
Lee, CL
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Sep-2001
Improvements in both thermal stability of Ni-silicide and electrical reliability of gate oxides using a stacked polysilicon gate structure
Lee, JW
;
Lin, SX
;
Lei, TF
;
Lee, CL
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Jun-2004
The influence of Cr alloying on microstructures of Fe-Al-Mn-Cr alloys
Lee, JW
;
Wu, CC
;
Liu, TF
;
材料科學與工程學系
;
Department of Materials Science and Engineering
1-Sep-2005
Investigation of electrical characteristics on surrounding-gate and omega-shaped-gate nanowire FinFETs
Li, YM
;
Chou, HM
;
Lee, JW
;
電信工程研究所
;
友訊交大聯合研發中心
;
Institute of Communications Engineering
;
D Link NCTU Joint Res Ctr
1-Aug-2002
Numerical simulation of quantum effects in high-k gate dielectric MOS structures using quantum mechanical models
Li, YM
;
Lee, JW
;
Tang, TW
;
Chao, TS
;
Lei, TF
;
Sze, SM
;
電子物理學系
;
友訊交大聯合研發中心
;
Department of Electrophysics
;
D Link NCTU Joint Res Ctr
1-Apr-2003
Optimization of the anti-punch-through implant for electrostatic discharge protection circuit design
Li, YM
;
Lee, JW
;
Sze, SM
;
電子工程學系及電子研究所
;
友訊交大聯合研發中心
;
Department of Electronics Engineering and Institute of Electronics
;
D Link NCTU Joint Res Ctr
1-Jul-2005
Performance and reliability of poly-Si TFTs on FSG buffer layer
De Wang, S
;
Chang, TY
;
Chien, CH
;
Lo, WH
;
Sang, JY
;
Lee, JW
;
Lei, TF
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
2-Feb-2001
Phase transformations in an Fe-8Al-10Ni-2C alloy
Lee, JW
;
Liu, TF
;
材料科學與工程學系
;
Department of Materials Science and Engineering
1-Mar-2001
Phase transformations in an Fe-8Al-30Mn-1.5Si-1.5C alloy
Lee, JW
;
Liu, TF
;
材料科學與工程學系
;
Department of Materials Science and Engineering
1-Apr-2005
Quantum mechanical corrected simulation program with integrated circuit emphasis model for simulation of ultrathin oxide metal-oxide-semiconductor field effect transistor gate tunneling current
Li, YM
;
Yu, SM
;
Lee, JW
;
友訊交大聯合研發中心
;
D Link NCTU Joint Res Ctr
2004
Simulation of electrical characteristics of surrounding- and omega-shaped-gate nanowire FinFETs
Tang, CS
;
Yu, SM
;
Chou, HM
;
Lee, JW
;
Li, YM
;
交大名義發表
;
National Chiao Tung University
2004
A study of the threshold voltage variations for ultrathin body double gate SOI MOSFETs
Tang, CS
;
Lo, SC
;
Lee, JW
;
Tsai, JH
;
Li, YM
;
電子物理學系
;
Department of Electrophysics
1-Jun-2002
Thin oxides grown on disilane-based polysilicon
Lee, JW
;
Lei, TF
;
Lee, CL
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-Nov-2001
Thin tunnel oxide grown on silicon substrate pretreated by CF4 plasma
Lee, JW
;
Lei, TF
;
Lee, CL
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics