Title: Categorization of Multilevel-Cell Storage-Class Memory: An RRAM Example
Authors: Liu, Jen-Chieh
Hsu, Chung-Wei
Wang, I-Ting
Hou, Tuo-Hung
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Keywords: Multilevel-cell (MLC);resistive random access memory (RRAM);write scheme
Issue Date: 1-Aug-2015
Abstract: This paper provides new insights into the effect of device characteristics on multilevel-cell (MLC) operation, aiming at potential benefits, such as the reduction of write latency and peripheral circuit design overhead. A general categorization of the MLC-operating schemes in storage-class memory (SCM) is proposed to connect the total number of write inputs with fundamental device properties. The categorization method is validated using two resistive random access memory devices based on different switching mechanisms. Favorable device characteristics and the corresponding simplified MLC operating schemes are addressed to facilitate future development of MLC SCM.
URI: http://dx.doi.org/10.1109/TED.2015.2444663
http://hdl.handle.net/11536/128009
ISSN: 0018-9383
DOI: 10.1109/TED.2015.2444663
Journal: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 62
Begin Page: 2510
End Page: 2516
Appears in Collections:Articles