Full metadata record
DC FieldValueLanguage
dc.contributor.authorChen, Chia-Ien_US
dc.contributor.authorHuang, Juinn-Daren_US
dc.date.accessioned2014-12-08T15:20:14Z-
dc.date.available2014-12-08T15:20:14Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-2748-2en_US
dc.identifier.urihttp://hdl.handle.net/11536/14378-
dc.description.abstractIn deep submicron era, wire delay is no longer negligible and is dominating the system performance. Several state-of-the-art architectural synthesis flows have been proposed for the distributed register architectures to cope with the increasing wire delay by allowing on-chip multicycle communication. In this paper, we present a new performance-driven criticality-aware synthesis flow CriAS targeting regular distributed register architectures. CriAS features a hierarchical binding strategy and a coarse-grained placer for minimizing the number of critical global data transfers. The key ideas are to take time criticality as the major concern at earlier binding stages before the detailed physical placement information is available, and to preserve the locality of closely related critical components in the later placement phase. The experimental results show that 19% overall performance improvement can be achieved on average as compared to the previous work.en_US
dc.language.isoen_USen_US
dc.titleCriAS: A Performance-Driven Criticality-Aware Synthesis Flow for On-Chip Multicycle Communication Architectureen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009en_US
dc.citation.spage67en_US
dc.citation.epage72en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000265675400012-
Appears in Collections:Conferences Paper