Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Chen, Lun-Jyun | en_US |
dc.contributor.author | Wu, Yung-Chun | en_US |
dc.contributor.author | Chiang, Ji-Hong | en_US |
dc.contributor.author | Hung, Min-Feng | en_US |
dc.contributor.author | Chang, Chin-Wei | en_US |
dc.contributor.author | Su, Po-Wen | en_US |
dc.date.accessioned | 2019-04-02T05:58:46Z | - |
dc.date.available | 2019-04-02T05:58:46Z | - |
dc.date.issued | 2011-03-01 | en_US |
dc.identifier.issn | 1536-125X | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TNANO.2009.2038479 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/150305 | - |
dc.description.abstract | This work demonstrates the feasibility of a polycrystalline silicon thin-film transistor (poly-Si TFTs) nonvolatile memory (NVM) that utilizes a Pi-shaped gate (Pi-gate) and multiple nanowire channels with a HfO2 charge-trapping layer. The TFT NVM with the Pi-gate nanowires (NWs) structure has a higher program/erase (P/E) efficiency than that of the conventional single-channel TFT NVM; the memory window can achieve 2.3 V, only needs a programming time of 1 mu s. This high P/E efficiency follows from the improved gate control of the Pi-gate structure. A Pigate NWs poly-Si TFT NVM with a Si3N4 charge-trapping layer was also fabricated. Since HfO2 has a deeper conduction band than Si3N4, the device with the HfO2 charge-trapping layer has a higher programming efficiency and the better retention characteristics than that with the Si3N4 charge-trapping layer. Additionally, the high programming efficiency allows the device with the HfO2 charge-trapping layer to undergo more P/E cycles than that with the Si3N4 charge-trapping layer. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Hafnium Oxide (HfO2) | en_US |
dc.subject | nanowire | en_US |
dc.subject | nonvolatile memory (NVM) | en_US |
dc.subject | pi-gate | en_US |
dc.subject | polycrystalline silicon (poly-Si) | en_US |
dc.subject | thin-film transistor (TFT) | en_US |
dc.title | Comprehensive Study of Pi-Gate Nanowires Poly-Si TFT Nonvolatile Memory With an HfO2 Charge Trapping Layer | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TNANO.2009.2038479 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON NANOTECHNOLOGY | en_US |
dc.citation.volume | 10 | en_US |
dc.citation.spage | 260 | en_US |
dc.citation.epage | 265 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000290537500010 | en_US |
dc.citation.woscount | 10 | en_US |
Appears in Collections: | Articles |