Title: Thread Affinity Mapping for Irregular Data Access on Shared Cache GPGPU
Authors: Kuo, Hsien-Kai
Chen, Kuan-Ting
Lai, Bo-Cheng Charles
Jou, Jing-Yang
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2012
Abstract: Memory Coalescing and on-chip shared Cache are two effective techniques to alleviate the memory bottleneck in modern GPGPUs. These two techniques are very useful on applications with regular memory accesses. However, they become ineffective on concurrent threads with large numbers of uncoordinated accesses and the potential performance benefit could be significantly degraded. This paper proposes a thread affinity mapping methodology to coordinate the irregular data accesses on shared cache GPGPUs. Based on the proposed affinity metrics, threads are congregated into execution groups which are able to fully exploit the memory coalescing and data sharing within an application. An average of 3.5x runtime speedup is achieved on a Fermi GPGPU. The speedup scales with the sizes of test cases, which makes the proposed methodology an effective and promising solution for the continually increasing complexities of applications in the future many-core systems.
URI: http://hdl.handle.net/11536/17018
ISBN: 978-1-4673-0772-7
ISSN: 2153-6961
Journal: 2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC)
Begin Page: 659
End Page: 664
Appears in Collections:Conferences Paper