Title: A low-voltage low-distortion MOS sampling switch
Authors: Yang, CY
Hung, CC
電信工程研究所
Institute of Communications Engineering
Issue Date: 2005
Abstract: In order to reduce distortion due to variation of the gate overdrive and the threshold voltage, a novel low-voltage constant-resistance sampling switch is proposed in this paper. The technique to reduce nonlinearity can be used in a high resolution sample and hold circuit. TSMC 0.18um standard CMOS technology is utilized in this research. Results indicate that much lower Total Harmonic Distortion (THD) is achieved by the proposed circuit. The low THD meets the requirements in the application of the low-voltage low-distortion switched-capacitor circuits.
URI: http://hdl.handle.net/11536/17775
ISBN: 0-7803-8834-8
ISSN: 0271-4302
Journal: 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS
Begin Page: 3131
End Page: 3134
Appears in Collections:Conferences Paper