Title: A hardware-efficient architecture for 3-D graphics processor
Authors: Liang, BS
Nieh, YC
Niou, YP
Jen, CW
Chuang, G
交大名義發表
電子工程學系及電子研究所
National Chiao Tung University
Department of Electronics Engineering and Institute of Electronics
Issue Date: 1995
Abstract: In 3-D graphics processor, large associated information per pixel cause storage and bus transfer problems in pixel operations. In this paper, we explore the parallelisms in pixel information to design a hardware-efficient architecture, hence the hardware cost of redundant registers in pipeline stages and unnecessary bus transfer can be saved.
URI: http://hdl.handle.net/11536/20054
ISBN: 0-7803-4131-7
Journal: 1997 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS
Begin Page: 88
End Page: 92
Appears in Collections:Conferences Paper