Full metadata record
DC FieldValueLanguage
dc.contributor.authorSZWARC, Ven_US
dc.contributor.authorDESORMEAUX, Len_US
dc.contributor.authorWONG, Wen_US
dc.contributor.authorYEUNG, CPSen_US
dc.contributor.authorCHAN, CHen_US
dc.contributor.authorKWASNIEWSKI, TAen_US
dc.date.accessioned2014-12-08T15:03:39Z-
dc.date.available2014-12-08T15:03:39Z-
dc.date.issued1994-12-01en_US
dc.identifier.issn0922-5773en_US
dc.identifier.urihttp://dx.doi.org/10.1007/BF02106450en_US
dc.identifier.urihttp://hdl.handle.net/11536/2184-
dc.description.abstractA chip set for pipelined and parallel pipelined FFT applications is presented. The set consists of two cascadeable chips with built-in self-test and a chip-interconnectivity test feature. The two ASICs are a 15k gate Complex-Butterfly and a 9k gate FFT Switch. The Complex-Butterfly uses redundant binary arithmetic (RBA), a modified Booth algorithm and a Wallace tree architecture to achieve a throughput of better than 25 Msamples/sec. The cascadeable FFT Switch is designed to support the implementation of radix-2, 2N point, pipeline FFTs. Both devices have been fabricated in 1.5 mum CMOS gate array technology.en_US
dc.language.isoen_USen_US
dc.titleA CHIP SET FOR PIPELINE AND PARALLEL PIPELINE FFT ARCHITECTURESen_US
dc.typeArticleen_US
dc.identifier.doi10.1007/BF02106450en_US
dc.identifier.journalJOURNAL OF VLSI SIGNAL PROCESSINGen_US
dc.citation.volume8en_US
dc.citation.issue3en_US
dc.citation.spage253en_US
dc.citation.epage265en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:A1994QF62300005-
dc.citation.woscount11-
Appears in Collections:Articles