Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | SZWARC, V | en_US |
dc.contributor.author | DESORMEAUX, L | en_US |
dc.contributor.author | WONG, W | en_US |
dc.contributor.author | YEUNG, CPS | en_US |
dc.contributor.author | CHAN, CH | en_US |
dc.contributor.author | KWASNIEWSKI, TA | en_US |
dc.date.accessioned | 2014-12-08T15:03:39Z | - |
dc.date.available | 2014-12-08T15:03:39Z | - |
dc.date.issued | 1994-12-01 | en_US |
dc.identifier.issn | 0922-5773 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1007/BF02106450 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/2184 | - |
dc.description.abstract | A chip set for pipelined and parallel pipelined FFT applications is presented. The set consists of two cascadeable chips with built-in self-test and a chip-interconnectivity test feature. The two ASICs are a 15k gate Complex-Butterfly and a 9k gate FFT Switch. The Complex-Butterfly uses redundant binary arithmetic (RBA), a modified Booth algorithm and a Wallace tree architecture to achieve a throughput of better than 25 Msamples/sec. The cascadeable FFT Switch is designed to support the implementation of radix-2, 2N point, pipeline FFTs. Both devices have been fabricated in 1.5 mum CMOS gate array technology. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A CHIP SET FOR PIPELINE AND PARALLEL PIPELINE FFT ARCHITECTURES | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1007/BF02106450 | en_US |
dc.identifier.journal | JOURNAL OF VLSI SIGNAL PROCESSING | en_US |
dc.citation.volume | 8 | en_US |
dc.citation.issue | 3 | en_US |
dc.citation.spage | 253 | en_US |
dc.citation.epage | 265 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:A1994QF62300005 | - |
dc.citation.woscount | 11 | - |
Appears in Collections: | Articles |