完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHo, CCen_US
dc.contributor.authorKuo, CWen_US
dc.contributor.authorChan, Yen_US
dc.contributor.authorLien, WYen_US
dc.contributor.authorGuo, JCen_US
dc.date.accessioned2014-12-08T15:37:13Z-
dc.date.available2014-12-08T15:37:13Z-
dc.date.issued2004-12-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2004.839868en_US
dc.identifier.urihttp://hdl.handle.net/11536/25572-
dc.description.abstract0.13-mum radio frequency (RF) CMOS devices with multifinger gate structure have been fabricated by the standard logic process, and the measured effective gate-length is 80 nm. Extensive RF characterization has been done to obtain cutoff frequency (f(T)), associated power gain cutoff frequency (f), minimum noise figure (NFmin), output power (P-out), and power added efficiency (PAE) for RF circuit design and to explore the optimized gate layout in terms of the extracted RF device parameters. Our important finding to be reported in this paper is that an optimized unit finger width (W-F) exists by trade-off among f(T), f(.max), NFmin, P-out, and PAE. Under fixed total width to achieve the same current drivability (I-ds), the smaller W-F and the larger finger number (N-F) leads to higher f(max) but lower f(T) due to trade-off between gate resistance (R-g) and parasitic gate capacitance. As for NFmin complicated by f(T) and R-g, counter-balance between parasitic gate capacitance and R-g leads to nearly constant NFmin. w.r.t. various splits of (W-F, N-F). Regarding P-out and PAE, W-F of 4 mum and NF of 18 is the optimized layout parameter, which offers the maximum P-out of around 11 dBm and PAE of 30.5% at 5.8 GHz. The performances of accumulation-mode MOS varactors with different gate layout structures are also investigated in this report. Since the same area varactors with different gate layout may result in different parasitic resistance and fringing capacitance, which will affect the capacitance tuning range and the associated Q-factor. The maximum Q-factor is about 59 of the 120 mum(2) gate area varactor, and its tuning range is from 210 IF to 1.64 pF, where the maximum C-max/C-min ratio is about 7.8.en_US
dc.language.isoen_USen_US
dc.subject0.13-mu m CMOSen_US
dc.subjectNFminen_US
dc.subjectRF poweren_US
dc.subjectvaractoren_US
dc.title0.13-mu m RF CMOS and varactors performance optimization by multiple gate layoutsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2004.839868en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume51en_US
dc.citation.issue12en_US
dc.citation.spage2181en_US
dc.citation.epage2185en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000225362900032-
dc.citation.woscount13-
顯示於類別:期刊論文


文件中的檔案:

  1. 000225362900032.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。