Title: | Interconnect accelerating techniques for sub-100-nm gigascale systems |
Authors: | Huang, HY Chen, SL 電機學院 College of Electrical and Computer Engineering |
Keywords: | accelerator;capacitor coupling;gigascale systems;interconnect;receivers |
Issue Date: | 1-Nov-2004 |
Abstract: | This work describes new circuits called capacitor coupling trigger and capacitor coupling accelerator (CCA) circuits used to reduce the long interconnect RC delay in sub-100-nm processes. The proposed circuits use capacitors to split the output driving paths to eliminate the short-circuit current and thus improve the signal transition time. Besides, the capacitor coupling technique is applied to adjust the gate threshold voltage of the proposed circuits and isolate the input signal from the output driving transistors. The proposed circuits are faster than the prior circuits. Furthermore, the CCA can be applied to bi-directional interface, multiports bus, field-programmable gate array interconnections, and complex dynamic logic circuits. |
URI: | http://dx.doi.org/10.1109/TVLSI.2004.836311 http://hdl.handle.net/11536/25721 |
ISSN: | 1063-8210 |
DOI: | 10.1109/TVLSI.2004.836311 |
Journal: | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS |
Volume: | 12 |
Issue: | 11 |
Begin Page: | 1192 |
End Page: | 1200 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.