Title: MR: A new framework for multilevel full-chip routing
Authors: Chang, YW
Lin, SP
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Keywords: detailed routing;estimation;global routing;layout;physical design;routing;timing optimization
Issue Date: 1-May-2004
Abstract: In this paper, we propose a novel framework for multilevel full-chip routing considering both routability and performance called MR. The two-stage multilevel framework consists of coarsening, followed by uncoarsening. Unlike the previous multilevel routing, MR integrates global routing, detailed routing, and resource estimation, together at each level of the framework, leading to more accurate routing resource estimation during coarsening and thus facilitating the solution refinement during uncoarsening. Further, the exact routing information obtained at each level makes MR more flexible in dealing with various routing objectives (such as crosstalk, power, etc.). Experimental results show that MR obtains significantly better routing solutions than previous works. For example, for a set of 11 commonly used benchmark circuits, MR achieves 100% routing completion for all circuits, while the previous multilevel routing, the three-level routing, and the hierarchical routing can complete routing for only 2, 0, 2 circuits, respectively. In particular, the number of routing layers used by MR is even smaller. We also have performed experiments on timing-driven routing. The results are also very promising.
URI: http://dx.doi.org/10.1109/TCAD.2004.826547
http://hdl.handle.net/11536/26818
ISSN: 0278-0070
DOI: 10.1109/TCAD.2004.826547
Journal: IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Volume: 23
Issue: 5
Begin Page: 793
End Page: 800
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000221216000015.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.