完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, TYen_US
dc.contributor.authorKer, MDen_US
dc.date.accessioned2014-12-08T15:40:32Z-
dc.date.available2014-12-08T15:40:32Z-
dc.date.issued2003-08-01en_US
dc.identifier.issn0894-6507en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TSM.2003.815200en_US
dc.identifier.urihttp://hdl.handle.net/11536/27671-
dc.description.abstractThe layout dependence on ESD robustness of P40S and PMOS devices has been experimentally investigated in details. A lot of CMOS devices with different device dimensions, layout spacings, and clearances have been drawn and fabricated to find the optimized layout rules for electrostatic discharge (ESD) protection. The main layout parameters to affect ESD robustness of CMOS devices are the channel width, the channel length, the clearance from contact to poly-gate. edge at drain And source regions, the. spacing from,the drain diffusion to the guardring diffusion, and the finger width of each unit finger. Non-uniform turn-on effects have been clearly investigated in, the gate-grounded large-dimension NMOS devices by using EMMI (EMission MIcroscope) observation. The optimized layout parameters have been verified to effectively improve ESD robustness of CMOS devices. The relations between. ESD robustness and the layout parameters have been explained by both transmission line pulsing (TLP) measured data and the, energy band diagrams.en_US
dc.language.isoen_USen_US
dc.subjectenergy band diagramen_US
dc.subjectelectrostatic discharge (ESD)en_US
dc.subjectsecond breakdownen_US
dc.subjectsnapbacken_US
dc.titleAnalysis on the dependence of layout parameters on ESD robustness of CMOS devices for manufacturing in deep-submicron CMOS processen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TSM.2003.815200en_US
dc.identifier.journalIEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURINGen_US
dc.citation.volume16en_US
dc.citation.issue3en_US
dc.citation.spage486en_US
dc.citation.epage500en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000184695600021-
dc.citation.woscount19-
顯示於類別:期刊論文


文件中的檔案:

  1. 000184695600021.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。