Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Chiang, Chien-De | en_US |
dc.contributor.author | Huang, Juinn-Dar | en_US |
dc.date.accessioned | 2014-12-08T15:41:11Z | - |
dc.date.available | 2014-12-08T15:41:11Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.isbn | 978-1-4244-2781-9 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/28020 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/VDAT.2009.5158138 | en_US |
dc.description.abstract | In this paper, we propose a new processor modeling technique that partitions a cycle-accurate model into two layers, an inner functional kernel and an outer timing shell. The kernel is an untimed but high-speed instruction set simulator (ISS) and is suitable for software development; while the timing shell provides additional timing details for cycle-accurate hardware behavior. When a new processor member is added to the family, it demands only a new timing shell because the kernel is identical to that of its ancestors sharing the same instruction set architecture (ISA). It not only helps ensure functional consistency but significantly reduces the model development time. We take two processors with a same ISA, an ARM7-like one and an ARM9-like one, as our modeling examples to demonstrate the feasibility of the proposed technique. Finally, the experimental results show that, on average our two-layered cycle-accurate model is about 30 times faster than the RTL model in simulation. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Efficient Two-Layered Cycle-Accurate Modeling Technique for Processor Family with Same Instruction Set Architecture | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/VDAT.2009.5158138 | en_US |
dc.identifier.journal | 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM | en_US |
dc.citation.spage | 235 | en_US |
dc.citation.epage | 238 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000271941200059 | - |
Appears in Collections: | Conferences Paper |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.