标题: Efficient Two-Layered Cycle-Accurate Modeling Technique for Processor Family with Same Instruction Set Architecture
作者: Chiang, Chien-De
Huang, Juinn-Dar
电子工程学系及电子研究所
Department of Electronics Engineering and Institute of Electronics
公开日期: 2009
摘要: In this paper, we propose a new processor modeling technique that partitions a cycle-accurate model into two layers, an inner functional kernel and an outer timing shell. The kernel is an untimed but high-speed instruction set simulator (ISS) and is suitable for software development; while the timing shell provides additional timing details for cycle-accurate hardware behavior. When a new processor member is added to the family, it demands only a new timing shell because the kernel is identical to that of its ancestors sharing the same instruction set architecture (ISA). It not only helps ensure functional consistency but significantly reduces the model development time. We take two processors with a same ISA, an ARM7-like one and an ARM9-like one, as our modeling examples to demonstrate the feasibility of the proposed technique. Finally, the experimental results show that, on average our two-layered cycle-accurate model is about 30 times faster than the RTL model in simulation.
URI: http://hdl.handle.net/11536/28020
http://dx.doi.org/10.1109/VDAT.2009.5158138
ISBN: 978-1-4244-2781-9
DOI: 10.1109/VDAT.2009.5158138
期刊: 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM
起始页: 235
结束页: 238
显示于类别:Conferences Paper


文件中的档案:

  1. 000271941200059.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.