标题: | 一个低功率的权重前馈控制串联式积分器架构之二阶三角积分器设计与实现 Design and Implementation of a Low-Power CIFF Structure Second-Order Sigma-Delta Modulator |
作者: | 苏品翰 Su, Pin-Han 阙河鸣 Chuieh, Her-Ming 电信工程研究所 |
关键字: | 三角积分器;低功率;权重前馈控制串联式;sigma-delta modulator;low-power;CIFF |
公开日期: | 2008 |
摘要: | 随着VLSI技术的演进,类比电路已经被实现在更低的提供电压及更小的晶片面积。在各种低供电、低功率消耗的元件中,三角积分数位类比转换器在音频的可携带电子元件应用上的实现,是一种比起其他数位类比转换器、在功率消耗上更有效率的一种实现方式。 本论文提出并经由台积电的0.18微米制程实现了一个低功率消耗的三角积分数位转换器电路。经由将回路滤波器中的运算跨导放大器的规格做最佳化,一个电流最佳化的技术被提出。使用权重前馈控制串联式积分器的调变器架构以及单级-A类加上正回授的运算跨导放大器电路,本论文提出的三角积分类比数位转换调变器的讯号杂讯比到达63.4dB,并且能处理直流到最高16KHz的讯号。使用一伏特的供应电压、整个调变器的功率消耗只有18微瓦特。 With the scaling down of VLSI technology, the analog circuit have implemented with a lower supply voltage and smaller chip area. Among the low-voltage low-power building blocks, the sigma-delta ADC provides a power-efficient way to implement an ADC for audio-band portable device applications. This thesis presents the design and implementation of a low power sigma-delta modulator (SDM) with a standard 0.18-□m CMOS technology. A current optimization technique is proposed by making a specification optimization of the Operational Transconductance Amplifier (OTA) in loop filter. Using a chain of Integrators with weighted feed-forward summation (CIFF) structure and a single-stage class-A OTA with positive feedback, the proposed second-order SDM achieves a SNR of 63.4dB that be able to process the signal form DC to 16KHz.The power consumption is only 18 uW from a 1-V supply. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT009513626 http://hdl.handle.net/11536/38476 |
显示于类别: | Thesis |
文件中的档案:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.