完整后设资料纪录
DC 栏位 | 值 | 语言 |
---|---|---|
dc.contributor.author | 彭奇伟 | en_US |
dc.contributor.author | Chi-Wei Peng | en_US |
dc.contributor.author | 黄威 | en_US |
dc.contributor.author | Wei Hwang | en_US |
dc.date.accessioned | 2014-12-12T02:25:11Z | - |
dc.date.available | 2014-12-12T02:25:11Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#GT009211620 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/66957 | - |
dc.description.abstract | 本论文利用电源闸与互斥或逻辑闸保持器的技术,可以大量降低内容可定址记忆体之静态与动态的功率消耗。由于CMOS制程已经进步到深次微米甚至奈米的时代,漏电流的问题也随着临界电压及元件尺寸的降低而日益严重。一个应用电源闸技术的64行×32位元内容可定址记忆体,利用TSMC 100nm CMOS技术加以实现,由模拟结果显示利用此技术可减少12%的动态功率及35%的静态功率消耗且没有造成任何搜寻时间的增加。另外,对于64行×32位元的内容可定址记忆体,应用电源闸的技术大约会增加7.8%的额外面积。 利用互斥或逻辑闸的条件式保持器的技术,本篇论文提出了一个全新抗杂讯比对线电路。利用互斥或逻辑闸的控制电路,在运算相位时即关掉保持器,藉此可以避免多余的功率消耗及减少搜寻比对的时间。应用此技术,亦可降低比对线上之比对电路的元件尺寸,以达到减少比对线上负载的目的。一个高能源效应的256行×128位元三元内容可定址记忆体亦被提出,利用TSMC 0.13μm CMOS 技术来实现电路设计与布局。根据模拟结果显示,此新的三元内容可定址记忆体可以减少37.8%的搜寻比对时间及15.6%的动态功率消耗。 | zh_TW |
dc.description.abstract | The low-power content-addressable memories (CAMs) using power-gating and XOR-based conditional keepers techniques are realized in this thesis. As the technology scale down to deep-submicron and nano-scale eras, the leakage current becomes more serious due to lower threshold voltage and smaller size of transistor devices. Applying power-gating techniques to 64-word x 32-bit CAM is implemented in TSMC 100nm CMOS technology. According to simulation results, the proposed CAM achieves 12% dynamic power reduction and 35% static power consumption and it doesn’t cause any search time overhead. However, for 64-word x 32-bit CAM array, 7.8% area overhead is caused by power-gating devices. A novel noise-tolerant match-line scheme which applies the XOR-based conditional keeper techniques is proposed in this thesis. Based on the XOR-gate controller signal, the keeper would be turned off at the beginning of the evaluation phase. Accordingly, the proposed match-line scheme not only saves search power but also reduces the search time. In addition, if the XOR-based conditional keepers are applied, the smaller size of comparison circuit would be required to reduce the match-line loading at the same search time criteria. A 256-word x 128-bit energy-efficient ternary CAM is also proposed and simulations and layout are implemented in TSMC 0.13μm CMOS technology. Simulation results show that 37.8% search time reduction and 15.6% dynamic power saving are achieved by proposed ternary CAM. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 内容可定址记忆体 | zh_TW |
dc.subject | 高能源效应的三元内容可定址记忆体 | zh_TW |
dc.subject | 互斥或逻辑闸保持器 | zh_TW |
dc.subject | 高杂讯免疫力的内容可定址记忆体之比对线 | zh_TW |
dc.subject | Content-Addressable Memory | en_US |
dc.subject | energy-efficient ternary content-addressable memory | en_US |
dc.subject | XOR-based conditional keeper | en_US |
dc.subject | noise-tolerant match-line scheme for CAM | en_US |
dc.title | 利用电源闸与互斥或逻辑闸保持器技术之高能源效应内容可定址记忆体电路设计 | zh_TW |
dc.title | Power-Gating and XOR-Based Conditional Keepers Techniques for Energy-Efficient Content-Addressable Memory Design | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 电子研究所 | zh_TW |
显示于类别: | Thesis |