标题: 考虑晶片上互感及电阻、电感、电容杂讯之漏话导向电路布局
Crosstalk-Driven Placement with Considering On-Chip Mutual Inductance and RLC Noise
作者: 邱震轩
Chen-Hsuan Chiu
李育民
Yu-Min Lee
电信工程研究所
关键字: 电路布局;讯号完整性;互感;漏话;placement;signal integrity;mutual inductance;crosstalk
公开日期: 2005
摘要: 当深次微米技术演进至0.18 微米之下,杂讯效应成为电路设计者所无法忽视的一个重要问题。本論文提供一新颖的漏话导向之电路布局演算法,用于消减晶片上因互感及电阻、电感、电容所产生之杂讯。我们将证明在布局时仅考虑因电阻与电容所引起之杂讯,将过分樂观化实际电路所产生之杂讯效应。实验结果說明, 我们提供之演算法相较于面积导向之布局法,仅平均多增加8.4%的面积,但却减低了44.1%的机率杂讯值、并缩短了30.1%的总估计线长。而相较于壅塞导向与电阻、电容杂讯导向之布局法,我们也分别平均改善了15.9%、8.9%的机率杂讯值,以及缩短14.9%与6.8%的总估计线长。
As the deep-submicron technologies scale down to 0.18 µm, the crosstalk noise has become a critical issue which designer cannot neglect. In the thesis, a novel crosstalk-driven placement algorithm for on-chip mutual inductance and RLC noise consideration will be proposed. We also demonstrate that only take account of the RC noise during placement will be excessively optimistic in the noise effects produced by designed circuits. Results show that our approach can reduce 44.1% probabilistic RLC noise and improve 30.1% total estimated wirelength on average than the area-driven placement only at the cost of 8.4% increase of total area. For the congestion-driven and RC-driven placement, our algorithm also achieves 15.9% and 8.9% improvement on average in probabilistic RLC noise, and averagely minimizes 14.9% as well as 6.8% total estimated wirelength, respectively.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT009213596
http://hdl.handle.net/11536/70390
显示于类别:Thesis


文件中的档案:

  1. 359601.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.