Full metadata record
DC FieldValueLanguage
dc.contributor.authorFan, Jen-Linen_US
dc.contributor.authorWang, Chung-Yien_US
dc.contributor.authorWu, Jieh-Tsorngen_US
dc.date.accessioned2014-12-08T15:13:52Z-
dc.date.available2014-12-08T15:13:52Z-
dc.date.issued2007-06-01en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2007.895231en_US
dc.identifier.urihttp://hdl.handle.net/11536/10714-
dc.description.abstractThis paper presents a background calibration scheme for pipelined analog-to-digital converters (ADCs) that is robust and has short calibration time. For a switched-capacitor (SC) pipeline stage, by splitting its input sampling capacitor, a random sequence can be injected into the ADC's signal path, and then calibration data can be extracted from the ADC's digital output without interrupting its normal conversion operation. Using an input-dependent scheme to generate the calibration random sequence, no additional signal range is required to accommodate the extra calibration signal. Furthermore, using random choppers to scramble signal can ensure that all necessary calibration data can be collected within a given time regardless of input conditions, resulting in a more robust ADC. A split-channel ADC architecture is proposed to reduce the calibration time. The split-channel ADC consists of two A/D channels that receive the same analog input but employ different random sequences for calibration. The calibration time can be greatly reduced by comparing the digital outputs from both channels and then removing the embedded perturbations before extracting the calibration data. The proposed calibration techniques are analyzed by using both theoretical formulation and system-level simulation.en_US
dc.language.isoen_USen_US
dc.subjectanalog-to-digital (A/D) conversionen_US
dc.subjectcalibrationen_US
dc.subjectdigital background calibrationen_US
dc.subjectmixed analog-digital integrated circuitsen_US
dc.titleA robust and fast digital background calibration technique for pipelined ADCsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSI.2007.895231en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume54en_US
dc.citation.issue6en_US
dc.citation.spage1213en_US
dc.citation.epage1223en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000247256100005-
dc.citation.woscount18-
Appears in Collections:Articles


Files in This Item:

  1. 000247256100005.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.