Title: Investigating Degradation Behavior of InGaZnO Thin-Film Transistors induced by Charge-Trapping Effect under DC and AC Gate-Bias Stress
Authors: Hsieh, Tien-Yu
Chang, Ting-Chang
Chen, Te-Chih
Tsai, Ming-Yen
Chen, Yu-Te
Jian, Fu-Yen
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2012
Abstract: This paper investigates the degradation mechanism of amorphous InGaZnO thin-film transistors under DC and AC gate bias stress. Comparing the degradation behavior at equal accumulated effective stress time, more pronounced threshold voltage shift under AC positive gate bias stress in comparison with DC stress indicates extra electron-trapping phenomenon occurs in the duration of rising/falling time in pulse. Contrarily, illuminated AC negative gate bias stress exhibits much less threshold voltage shift than DC stress, which suggesting the photo-generated hole does not has sufficient time to drift to the interface of IGZO/gate insulator and causes hole-trapping under AC operation. Since the evolution of threshold voltage fits the stretched-exponential equation well, the different degradation tendencies under DC/AC stress can be attributed to the different electron-and hole-trapping efficiencies, and this is further verified by varying pulse waveform.
URI: http://dx.doi.org/10.1149/1.3701533
http://hdl.handle.net/11536/135463
ISBN: 978-1-60768-317-9
978-1-56677-959-3
ISSN: 1938-5862
DOI: 10.1149/1.3701533
Journal: WIDE-BANDGAP SEMICONDUCTOR MATERIALS AND DEVICES 13
Volume: 45
Issue: 7
Begin Page: 133
End Page: 140
Appears in Collections:Conferences Paper