标题: NaDaP:三维积体电路针对矽穿孔杂讯及分布密度改良的布局摆置
NaDaP:TSV Noise-Aware & Density-Aware Placement for 3-D ICs
作者: 盘冠德
李育民
Pan, Kuan-Te
Lee, Yu-Min
电信工程研究所
关键字: 三维积体电路;矽穿孔杂讯;布局摆置;TSV Noise;3-D Placer;3-D IC
公开日期: 2015
摘要: 本篇论文提出了一个以力导向为基础的三维积体电路中矽穿孔杂讯及密度改善的
广域平面布局摆置,进而改善矽穿孔结构彼此间总杂讯干扰及最大峰值杂讯干
扰,峰值杂讯干扰将会导致数位积体电路设计时的功能错误,而最大杂讯的值和
矽穿孔在晶片中的分布相关。在先前的实验中,杂讯排斥力用来降低杂讯的总量,
而初略合法化力用来改善元件的重叠性,再者,我们引进了矽穿孔密度力来改善
矽穿孔的分布密度,密度力的主要想法是将位于高密度区域的矽穿孔移动至低密
度区域,在所有实验中,应用矽穿孔杂讯排斥力结合密度力摆置的表现相较于针
对线长的摆置,平均来说有效地降低42.6%的最大杂讯和15.0%的总杂讯,并只增
加4.6%的绕线长度。相较于只结合矽穿孔杂讯排斥力的摆置,总杂讯和最大峰值
杂讯分别降低4.4%和26.4%,线长也缩短了0.9%。
In this work, we proposed a TSV noise-aware & density-aware technique based on
force-directed placement to reduce total noise and maximum peak noise of TSV in 3-D
IC global placement stage. The peak noise value, which may lead to function errors in
digital circuit design is relative to the TSV distribution in die area. In previous works,
the decoupling forces are used to reduce the total noise of TSVs, and the rough legalize
forces are used to improve the cell overlap. Then, we introduce the density force to
adjust the TSV density. The main idea of TSV density force is trying to push the TSVs
in high density bin to low density bin. In all experiments, the TSV coupling force
combine with TSV density force effectively reduces the maximum peak noise for
42.6% and the total noise for 15.0% in average and causes only 4.6% wirelength
overhead compared to wirelengh-driven placement, moreover, compares with the result
of decoupling forces only placement, the total noise and the maximum peak noise are
4.4% and 26.4% smaller respectively, and the wirlength is 0.9% shorter.
URI: http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070280213
http://hdl.handle.net/11536/140239
显示于类别:Thesis