标题: | 奈米互补式金氧半制程下之低漏电源箝制静电放电防护电路 LOW-LEAKAGE POWER-RAIL ESD CLAMP CIRCUIT IN NANOSCALE CMOS TECHNOLOGY |
作者: | 邱柏砚 Po-Yen Chiu 柯明道 Ming-Dou Ker 电机学院IC设计产业专班 |
关键字: | 静电放电;电源箝制静电放电防护电路;ESD;power-rail ESD clamp circuit |
公开日期: | 2007 |
摘要: | 本篇论文主旨在设计奈米互补式金氧半制程下之低漏电电源箝制静电放电防护电路。其原理为利用电路和元件特性,使电路整体漏电降到最低,但又能具有高水准之静电放电防护能力。本篇论文分为三大部分,主要透过电路模拟以及实验的量测来验证所提出的新型设计。 第一部分是在介绍关于研究穿隧现象(Gate-Tunneling)的演进过程,尔后互补式金氧半制程中,随着闸极氧化层越薄的情况下此现象有越明显的趋势。在过去的研究中已经研究出此穿隧现象(Gate-Tunneling)的机制和相对应之方程式,并且建设穿隧现象(Gate-Tunneling)的模型,应用在先进制程之奈米互补式金氧半制程里。 第二部份为应用65奈米互补式金氧半制程薄氧化层元件模拟,除了模拟MOS电容闸极漏电的现象之外,之后再进一步探讨此种MOS电容应用在传统电源箝制静电放电防护电路和新型电源箝制静电放电防护电路中,MOS电容严重漏电对整体电路的影响。在模拟结果中传统电源箝制静电放电防护电路因MOS电容漏电的影响,带来更严重的漏电问题。虽然有其他电路方法解决电路漏电问题,但是还是存在着漏电路径经由MOS电容,此漏电数量还是非常严重。此提出新型设计目的就是为了解决漏电问题,在正常的工作下不会有大量漏电的问题,并且在静电放电轰击之下亦能适时动作排放静电放电电流,在模拟结果中此新型的设计是可行的并且具有相当低的漏电流。 第三部份为实际量测结果,所有电路和元件皆以65奈米互补式金氧半制程实现,实验结果显示,闸极漏电流的问题已经不能忽略,传统电源箝制静电放电防护电路受到MOS电容漏电的影响,有着更严重的漏电问题(室温下约六百一十三微安培),必须要有所改善。此新型电源箝制静电放电防护电路可以达到所需的要求,除了有极低的漏电流(室温下约一百一十六奈安培)之外,亦有非常好的静电放电防护能力,在人体放电模式静电放电轰击超过八千伏特,并且在机器放电模式的静电放电防护能力约七百五十伏特。 The aim in this thesis is to design the low-leakage power-rail ESD clamp in nanoscale CMOS technology. The principles are using circuit and component characteristics to minimize leakage of the circuit. Besides having the lowest leakage current, it also can have high robustness of ESD protection. This thesis includes three topics; the main parts are through the circuit simulation and experimental measurements to verify the new proposed design. The first part is to introduce the evolution of gate-tunneling research. With the gate-oxide thickness become thinner and thinner in CMOS processes, the phenomena become more and more serious. In the past research, the mechanisms and formulas of gate-tunneling have been observed. The model of gate-tunneling also has been applied into advance CMOS processes. The second part is to simulate circuits and components in the 65-nm CMOS process with thin-oxide devices. Besides simulating the leakage current of MOS capacitor, the further discusses are what it will influence if MOS capacitor is applied to traditional power-rail ESD clamp circuits and new proposed power-rail ESD clamp circuit. In the simulation results, the leakage of MOS capacitor causes incorrect function which causes another leakage path and leak more current in the circuit. Although there have other methods to reduce the leakage current, but there is still have a leakage path through MOS capacitor. However, with a voltage drop across MOS capacitor, the MOS capacitor always leaks some current. The leakage current is still very huge. The new proposed design was designed to have lower leakage current when it is under normal circuit operating conditions and discharge ESD current in time when it is under ESD transient. As the simulation result, the new proposed design has lower leakage current than traditional designs. The third part is measured results. In this thesis, a new low-leakage power-rail ESD clamp circuit designed with the consideration of gate-leakage issue has been proposed and verified in 90-nm and 65-nm CMOS processes. According to the measured results, the gate leakage issue needs to be taken into consideration. The traditional designs have more leakage current because the leakage of MOS capacitor, so the traditional designs can not be used if it is implemented in nanoscale CMOS process with thin-oxide device. The new proposed design has the lowest leakage current (228 nA at 25 oC) and good robustness of ESD tests. It has ESD robustness of over 8 kV in HBM and 750 V in MM. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT009595503 http://hdl.handle.net/11536/40128 |
显示于类别: | Thesis |
文件中的档案:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.